首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Simultaneous power supply, threshold voltage, and transistor size optimization for low-power operation of CMOS circuits
【24h】

Simultaneous power supply, threshold voltage, and transistor size optimization for low-power operation of CMOS circuits

机译:同步电源,阈值电压和晶体管尺寸优化,可实现CMOS电路的低功耗运行

获取原文
获取原文并翻译 | 示例

摘要

This paper demonstrates a new approach for minimizing the total of the static and the dynamic power dissipation components in a complementary metal-oxide-semiconductor (CMOS) logic network required to operate at a specified clock frequency. The algorithms presented can be used to design ultralow-power CMOS logic circuits by joint optimization of supply voltage, threshold voltage and device widths. The static, dynamic and short-circuit energy components are considered and an efficient heuristic is developed that delivers over an order of magnitude savings in power over conventional optimization methods.
机译:本文演示了一种新方法,该方法可将互补金属氧化物半导体(CMOS)逻辑网络中以指定时钟频率运行所需的静态和动态功耗组件的总数降至最低。通过共同优化电源电压,阈值电压和器件宽度,可以将提出的算法用于设计超低功耗CMOS逻辑电路。考虑了静态,动态和短路能量分量,并开发了一种有效的启发式方法,与传统的优化方法相比,该方法可节省多个数量级的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号