首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Inductance model and analysis methodology for high-speed on-chip interconnect
【24h】

Inductance model and analysis methodology for high-speed on-chip interconnect

机译:高速片上互连的电感模型和分析方法

获取原文
获取原文并翻译 | 示例

摘要

With operating frequencies entering the multi-gigahertz range, inductance has become an important consideration in the design and analysis of on-chip interconnects. In this paper, we present an accurate and efficient inductance modeling and analysis methodology for high-performance interconnect. We determine the critical elements for a PEEC based model by analyzing the current flow in the power grid and signal interconnect. The proposed model includes distributed interconnect resistance, inductance and capacitance, device decoupling capacitances, quiescent switching currents in the grid, pad connections, and pad/package inductance. We propose an efficient methodology for extracting these elements, using statistical models for on-chip decoupling capacitance and switching currents. Simulation results show the importance of various elements for accurate inductance analysis. We also demonstrate the accuracy of the proposed model compared to the traditional loop-based inductance approach. Since the proposed model can consist of hundreds of thousands of RLC elements, and a fully dense mutual inductance matrix, we propose a number of acceleration techniques that enable efficient analysis of large interconnect structures.
机译:随着工作频率进入数千兆赫兹范围,电感已成为片上互连设计和分析中的重要考虑因素。在本文中,我们提出了一种用于高性能互连的准确高效的电感建模和分析方法。我们通过分析电网和信号互连中的电流来确定基于PEEC的模型的关键要素。提出的模型包括分布式互连电阻,电感和电容,器件去耦电容,电网中的静态开关电流,焊盘连接以及焊盘/封装电感。我们建议使用统计模型的片上去耦电容和开关电流提取这些元素的有效方法。仿真结果表明,各种元件对于准确的电感分析非常重要。与传统的基于环路的电感方法相比,我们还证明了所提出模型的准确性。由于所提出的模型可以由成千上万的RLC元素和一个完全致密的互感矩阵组成,因此我们提出了许多加速技术,可以对大型互连结构进行有效的分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号