...
首页> 外文期刊>IEEE Transactions on Electron Devices >Loop-Based Inductance Extraction and Modeling for Multiconductor On-Chip Interconnects
【24h】

Loop-Based Inductance Extraction and Modeling for Multiconductor On-Chip Interconnects

机译:多导体片上互连的基于环路的电感提取和建模

获取原文
获取原文并翻译 | 示例
           

摘要

An efficient extraction and modeling methodology for self and mutual inductances within multiconductors for on-chip interconnects is investigated. The method is based on physical layout considerations and current distribution on multiple return paths, leading to loop inductance and resistance. It provides a lumped circuit model suitable for timing analysis in any circuit simulator, which can represent frequency-dependent characteristics. This novel modeling methodology accurately provides the mutual inductance and resistance as well as self terms within a wide frequency range without using any fitting algorithm. Measurement results for single and coupled wires within a multiconductor system, fabricated using 0.13 and 0.18 μm CMOS technologies, confirm the validity of the proposed method. Our methodology can be applicable to high-speed global interconnects for post-layout as well as prelayout extraction and modeling.
机译:研究了用于片上互连的多导体内自感和互感的有效提取和建模方法。该方法基于物理布局考虑因素和多个返回路径上的电流分布,从而导致环路电感和电阻。它提供了适用于任何电路模拟器中的时序分析的集总电路模型,该模型可以表示频率相关的特性。这种新颖的建模方法无需使用任何拟合算法即可在宽频率范围内准确地提供互感和电阻以及自项。使用0.13和0.18μmCMOS技术制造的多导体系统中单线和耦合线的测量结果证实了该方法的有效性。我们的方法可适用于高速全局互连,以进行布局后以及布局前提取和建模。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号