首页> 外文会议>Annual IEEE International Reliability Physics Symposium >NATIVE-NMOS-TRIGGERED SCR (NANSCR) FOR ESD PROTECTION IN 0.13-μm CMOS INTEGRATED CIRCUITS
【24h】

NATIVE-NMOS-TRIGGERED SCR (NANSCR) FOR ESD PROTECTION IN 0.13-μm CMOS INTEGRATED CIRCUITS

机译:用于ESD保护的本机NMOS触发的SCR(NANSCR)在0.13-μmCMOS集成电路中进行ESD保护

获取原文

摘要

A novel native-NMOS-triggered SCR (NANSCR) is proposed for efficient ESD protection design in a 0.13-μm CMOS process. As compared with the traditional LVTSCR, the trigger voltage, turn-on resistance, turn-on speed, and CDM ESD level of NANSCR have been greatly improved to protect the ultra-thin gate oxide against ESD stresses. The proposed NANSCR can be designed for the input, output, and power-rail ESD protection circuits without latchup danger in a 0.13-μm CMOS process with VDD of 1.2 V. A new whole-chip ESD protection scheme realized with the NANSCR devices has been also demonstrated with the consideration of pin-to-pin ESD zapping
机译:提出了一种新的Natian-NMOS触发的SCR(NANSCR),用于0.13μmCMOS过程中的有效的ESD保护设计。与传统的LVTSCR相比,触发电压,导通电阻,导通速度和NANSCR的开启速度和CDM ESD级别得到大大提高,以保护超薄栅极氧化物免受ESD应力。建议的NANSCR可以设计用于输入,输出和电源导轨ESD保护电路,而无需在0.13-μmCMOS过程中的危险,VDD为1.2 V.使用NANSCR设备实现了新的全整套ESD保护方案还考虑了PIN-TO引脚ESD ZPAPPPAPPAPPED

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号