首页> 外文期刊>Microelectronic Engineering >Extraction of the interface trap density energetic distribution in SOI Junctionless Nanowire Transistors
【24h】

Extraction of the interface trap density energetic distribution in SOI Junctionless Nanowire Transistors

机译:SOI无结纳米线晶体管中界面陷阱密度能量分布的提取

获取原文
获取原文并翻译 | 示例

摘要

This work proposes a method for extracting the energetic distribution of the interface trap density at the gate dielectric in Junctionless silicon Nanowire Transistors. The proposed method uses the subthreshold slope extraction combined with the substrate bias in order to induce a variation in the channel potential, such that the interface trap density can be extracted for a significant energy range. Three-dimensional TCAD numerical simulations have been performed to analyze the accuracy of the proposed method considering different concentrations and trap density profiles (uniform and exponential). The influence of the device width variation on the trap energy determination has been analyzed, showing that only for positive substrate biases the energy might be affected. The method precision was also analyzed, showing that the trap density extraction is only effectively affected for low Nit values, which do not influence significantly the device performance. Finally, the method has been applied to experimental transistors with high-x and silicon dioxide gate dielectrics showing consistent results. (C) 2015 Elsevier B.V. All rights reserved.
机译:这项工作提出了一种方法来提取无结硅纳米线晶体管中栅极电介质的界面陷阱密度的能量分布。所提出的方法使用亚阈值斜率提取与衬底偏置相结合,以引起沟道电势的变化,从而可以在很大的能量范围内提取界面陷阱密度。进行了三维TCAD数值模拟,以分析考虑不同浓度和阱密度分布(均匀和指数)的方法的准确性。已经分析了器件宽度变化对阱能确定的影响,表明仅对于正衬底偏置,能量可能会受到影响。还分析了方法的精度,表明陷阱密度提取仅在低Nit值时受到有效影响,而不会显着影响器件性能。最后,该方法已应用于具有高x和二氧化硅栅极电介质的实验晶体管,显示出一致的结果。 (C)2015 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号