首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Delay models for CMOS, BiCMOS and BiNMOS circuits and their applications for timing simulations
【24h】

Delay models for CMOS, BiCMOS and BiNMOS circuits and their applications for timing simulations

机译:CMOS,BiCMOS和BiNMOS电路的延迟模型及其在时序仿真中的应用

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we report on delay models for CMOS, BiCMOS, and BiNMOS inverters. A two-step iterative approach has been adopted to account for the slope of the input waveforms. The Alpha-Power Law model equations have been used for the short-channel MOSFET's. The effects of high collector current on the base transit time and the current gain are also included in the models of the bipolar transistors. The developed delay models are incorporated in a timing simulator to estimate the propagation delay of chains with mixed CMOS/BiCMOS/BiNMOS gates. The estimates of the simulator deviate from those of HSPICE by less than 10%, while it is faster than HSPICE by two orders of magnitudes. Hence, it can be used for identifying critical paths in VLSI systems.
机译:在本文中,我们报告了CMOS,BiCMOS和BiNMOS反相器的延迟模型。采用了两步迭代方法来解决输入波形的斜率。 Alpha-Power Law模型方程已用于短沟道MOSFET。双极晶体管模型还包括高集电极电流对基极渡越时间和电流增益的影响。所开发的延迟模型并入时序模拟器中,以估计具有混合CMOS / BiCMOS / BiNMOS门的链的传播延迟。模拟器的估计值与HSPICE的估计值相差不到10%,而它比HSPICE的估计值快两个数量级。因此,它可用于识别VLSI系统中的关键路径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号