首页> 美国卫生研究院文献>Journal of Advanced Research >Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model
【2h】

Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model

机译:具有实际门延迟模型的CMOS组合逻辑电路的准确动态功率估算

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Dynamic power estimation is essential in designing VLSI circuits where many parameters are involved but the only circuit parameter that is related to the circuit operation is the nodes’ toggle rate. This paper discusses a deterministic and fast method to estimate the dynamic power consumption for CMOS combinational logic circuits using gate-level descriptions based on the Logic Pictures concept to obtain the circuit nodes’ toggle rate. The delay model for the logic gates is the real-delay model. To validate the results, the method is applied to several circuits and compared against exhaustive, as well as Monte Carlo, simulations. The proposed technique was shown to save up to 96% processing time compared to exhaustive simulation.
机译:动态功率估算对于设计包含许多参数但与电路操作相关的唯一电路参数是节点的触发速率的VLSI电路至关重要。本文讨论了一种确定性的快速方法,该方法使用基于Logic Pictures概念的门级描述来估计CMOS组合逻辑电路的动态功耗,以获得电路节点的触发速率。逻辑门的延迟模型是实延迟模型。为了验证结果,该方法被应用于多个电路,并与详尽的仿真以及蒙特卡洛仿真进行了比较。与详尽的仿真相比,该技术可节省多达96%的处理时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号