首页> 外文期刊>IEEE Transactions on Electron Devices >Numerical modeling of linear doping profiles for high-voltage thin-film SOI devices
【24h】

Numerical modeling of linear doping profiles for high-voltage thin-film SOI devices

机译:高压薄膜SOI器件线性掺杂分布的数值模拟

获取原文
获取原文并翻译 | 示例

摘要

A numerical model for obtaining linear doping profiles in the drift region of high-voltage thin-film SOI devices is proposed and experimentally verified. Breakdown voltage in excess of 612 V on LDMOS transistors with 0.15-/spl mu/m SOI layer, 2-/spl mu/m buried oxide, and 50-/spl mu/m drift region is designed and demonstrated using this model. Theoretical and experimental dependence of the breakdown voltage on the drift region length are compared. Good agreement between the simulation and experimental results are obtained. Dependence of the breakdown voltage on the doping density and doping concentration slope in the linearly doped drift region is also investigated experimentally. Results indicate that an optimum concentration slope is needed in order to optimize the breakdown voltage in the thin-film SOI devices with a linear doping drift region. Finally, a 600-V CMOS compatible thin-film SOI LDMOS process is also described.
机译:提出并获得了高压薄膜SOI器件漂移区中线性掺杂分布的数值模型,并进行了实验验证。使用该模型设计并演示了具有0.15- / splμ/μmSOI层,2- / splμ/μm掩埋氧化物和50- / splμ/μm漂移区的LDMOS晶体管上的击穿电压超过612V。比较了击穿电压对漂移区长度的理论和实验依赖性。仿真结果与实验结果吻合良好。还通过实验研究了击穿电压对线性掺杂漂移区中掺杂浓度和掺杂浓度斜率的依赖性。结果表明,需要最佳的浓度斜率,以优化具有线性掺杂漂移区的薄膜SOI器件的击穿电压。最后,还介绍了600V CMOS兼容的薄膜SOI LDMOS工艺。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号