首页> 外文期刊>IEEE Electron Device Letters >Electrical Characterization and Modeling of Gate-Last Vertical InAs Nanowire MOSFETs on Si
【24h】

Electrical Characterization and Modeling of Gate-Last Vertical InAs Nanowire MOSFETs on Si

机译:Si上后栅极垂直InAs纳米线MOSFET的电学特性和建模

获取原文
获取原文并翻译 | 示例

摘要

Vertical InAs nanowire transistors are fabricated on Si using a gate-last method, allowing for lithography-based control of the vertical gate length. The best devices combine good ON- and OFF-performance, exhibiting an ON-current of 0.14 mA/μm, and a sub-threshold swing of 90 mV/dec at 190 nm LG. The device with the highest transconductance shows a peak value of 1.6 mS/μm. From RF measurements, the border trap densities are calculated and compared between devices fabricated using the gate-last and gate-first approaches, demonstrating no significant difference in trap densities. The results thus confirm the usefulness of implementing digital etching in thinning down the channel dimensions.
机译:垂直InAs纳米线晶体管是使用后栅极法在Si上制造的,从而允许基于光刻的垂直栅极长度控制。最好的器件具有良好的导通和截止性能,导通电流为0.14 mA /μm,在190 nm LG下的亚阈值摆幅为90 mV / dec。跨导最高的器件的峰值为1.6 mS /μm。根据射频测量结果,可以计算边界陷阱密度,并在使用后栅极和先栅极方法制造的器件之间进行比较,这表明陷阱密度没有显着差异。因此,结果证实了在减小通道尺寸上实施数字蚀刻的有用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号