首页> 外文期刊>Journal of Semiconductors >A low power 12-bit 30 MSPS CMOS pipeline ADC with on-chip voltage reference buffer
【24h】

A low power 12-bit 30 MSPS CMOS pipeline ADC with on-chip voltage reference buffer

机译:具有片内基准电压缓冲器的低功耗12位30 MSPS CMOS流水线ADC

获取原文
获取原文并翻译 | 示例
           

摘要

A 12-bit 30 MSPS pipeline analog-to-digital converter (ADC)implemented in 0.13-μm 1P8M CMOS technology is presented. Low power design with the front-end sample-and-hold amplifier removed is proposed. Except for the first stage, two-stage cascode-compensated operational amplifiers with dual inputs are shared between successive stages to further reduce power consumption. The ADC presents 65.3 dB SNR, 75.8 dB SFDR and 64.6 dB SNDR at 5 MHz analog input with 30.7 MHz sampling rate. The chip dissipates 33.6 mW from 1.2 V power supply. FOM is 0.79 pJ/conv step.
机译:提出了一种采用0.13μm1P8M CMOS技术实现的12位30 MSPS流水线模数转换器(ADC)。提出了去除前端采样保持放大器的低功耗设计。除第一级外,连续级之间共享具有双路输入的两级共源共栅补偿运算放大器,以进一步降低功耗。 ADC在5 MHz模拟输入和30.7 MHz采样率下呈现65.3 dB SNR,75.8 dB SFDR和64.6 dB SNDR。该芯片从1.2 V电源消耗的功率为33.6 mW。 FOM为0.79 pJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号