首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >SIGMA: a VLSI systolic array implementation of a Galois field GF(2/sup m/) based multiplication and division algorithm
【24h】

SIGMA: a VLSI systolic array implementation of a Galois field GF(2/sup m/) based multiplication and division algorithm

机译:SIGMA:基于Galois场GF(2 / sup m /)的乘法和除法算法的VLSI脉动阵列实现

获取原文
获取原文并翻译 | 示例

摘要

Finite or Galois fields are used in numerous applications like error correcting codes, digital signal processing and cryptography. The design of efficient methods for Galois field arithmetic such as multiplication and division is critical for these applications. A new algorithm based on a pattern matching technique for computing multiplication and division in GF(2/sup m/) is presented. An efficient systolic architecture is described for implementing the algorithm which can produce a new result every clock cycle and the multiplication and division operations can be interleaved. The architecture has been implemented using 2- mu m CMOS technology. The chip yields a computational rate of 33.3 million multiplications/divisions per second.
机译:有限或伽罗瓦域用于许多应用中,例如纠错码,数字信号处理和密码学。设计Galois场算术(例如乘法和除法)的有效方法对于这些应用至关重要。提出了一种基于模式匹配技术的GF(2 / sup m /)乘除法算法。描述了用于实现该算法的有效的脉动体系结构,该体系结构可以在每个时钟周期产生一个新结果,并且可以对乘法和除法运算进行交织。该架构已使用2微米CMOS技术实现。该芯片的计算速率为每秒3,330万次乘法/除法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号