首页> 外文期刊>IEEE Transactions on Computers >Systolic array implementation of Euclid's algorithm for inversion and division in GF(2/sup m/)
【24h】

Systolic array implementation of Euclid's algorithm for inversion and division in GF(2/sup m/)

机译:GF(2 / sup m /)中Euclid求逆算法的脉动阵列实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents two new systolic arrays to realize Euclid's algorithm for computing inverses and divisions in finite fields GF(2/sup m/) with the standard basis representation. One of these two schemes is parallel-in parallel-out, and the other is serial-in serial-out. The former employs O(m/sup 2/) area complexity to provide the maximum throughput in the sense of producing one result every clock cycle, while the latter achieves a throughput of one result per m clock cycles using O(m log,m) area complexity. Both of the proposed architectures are highly regular and, thus, well suited to VLSI implementation. As compared to existing related systolic architectures with the same throughput performance, the proposed parallel-in parallel-out scheme reduces the hardware complexity (and, thus, the area-time product) by a factor of O(m) and the proposed serial-in serial-out scheme by a factor of O(m/log/sub 2/m).
机译:本文提出了两个新的脉动阵列,以实现欧几里得算法,以标准的基本表示形式来计算有限域GF(2 / sup m /)中的逆和除。这两种方案之一是并行输入并行输出,另一种是串行输入串行输出。前者采用O(m / sup 2 /)区域复杂度来提供最大吞吐量,就每个时钟周期产生一个结果而言,后者使用O(m log,m)实现每m个时钟周期一个结果的吞吐量。区域复杂度。两种建议的体系结构都是高度规则的,因此非常适合VLSI实施。与具有相同吞吐性能的现有相关脉动体系结构相比,拟议中的并行输入并行输出方案将硬件复杂度(以及因此的时域乘积)降低了O(m),并且拟议的串行在串行输出方案中的系数为O(m / log / sub 2 / m)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号