首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Scheduling tests for VLSI systems under power constraints
【24h】

Scheduling tests for VLSI systems under power constraints

机译:功率限制下的VLSI系统的计划测试

获取原文
获取原文并翻译 | 示例
           

摘要

This paper considers the problem of testing VLSI integrated circuits in minimum time without exceeding their power ratings during test. We use a resource graph formulation for the test problem. The solution requires finding a power-constrained schedule of tests. Two formulations of this problem are given as follows: (1) scheduling equal length tests with power constraints and (2) scheduling unequal length tests with power constraints. Optimum solutions are obtained for both formulations. Algorithms consist of four basic steps. First, a test compatibility graph is constructed from the resource graph. Second, the test compatibility graph is used to identify a complete set of time compatible tests with power dissipation information associated with each test. Third, from the set of compatible tests, lists of power compatible tests are extracted. Finally, a minimum cover table approach is used to find an optimum schedule of power compatible tests.
机译:本文考虑了在最短时间内测试VLSI集成电路而又在测试期间不超过其额定功率的问题。我们使用资源图公式表示测试问题。该解决方案需要找到功率受限的测试计划。此问题的两种表达方式如下:(1)调度具有功率约束的等长测试,以及(2)调度具有功率约束的不等长测试。两种配方均可获得最佳溶液。算法包括四个基本步骤。首先,从资源图构造测试兼容性图。其次,测试兼容性图用于识别完整的时间兼容测试集,以及与每个测试相关的功耗信息。第三,从兼容测试的集合中提取功率兼容测试的列表。最后,使用最小覆盖表方法来找到电源兼容测试的最佳时间表。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号