...
首页> 外文期刊>International Journal of Computational Intelligence and Applications >A SIMULATED ANNEALING ALGORITHM FOR SYSTEM-ON-CHIP TEST SCHEDULING WITH POWER AND PRECEDENCE CONSTRAINTS
【24h】

A SIMULATED ANNEALING ALGORITHM FOR SYSTEM-ON-CHIP TEST SCHEDULING WITH POWER AND PRECEDENCE CONSTRAINTS

机译:具有功率约束和优先约束的片上系统测试调度的模拟退火算法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents an efficient method to determine minimum system-on-chip (SOC) test schedules with precedence and power constraints based on simulated annealing. The problem is solved using a partitioned testing scheme with run to completion that minimizes the number of idle test slots. The method can handle SOC test scheduling with and without power constraints in addition to precedence constraints that preserve desirable orderings among tests. We present experimental results for various SOC examples that demonstrate the effectiveness of the method. The method achieved optimal test schedules in all attempted cases in a short CPU time.
机译:本文提出了一种有效的方法,该方法可基于模拟退火确定具有优先级和功率约束的最小片上系统(SOC)测试计划。使用分区测试方案解决了该问题,该方案运行到完成,可以最大程度地减少空闲测试槽的数量。该方法除了可以保留测试之间理想顺序的优先级约束外,还可以处理具有和不具有功率约束的SOC测试计划。我们提供了各种SOC实例的实验结果,证明了该方法的有效性。该方法在所有尝试的情况下都可以在较短的CPU时间内实现最佳的测试计划。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号