首页> 外文期刊>Microelectronics & Reliability >Analysis of ESD failure mechanism in 65nm bulk CMOS ESD NMOSFETs with ESD implant
【24h】

Analysis of ESD failure mechanism in 65nm bulk CMOS ESD NMOSFETs with ESD implant

机译:带有ESD注入的65nm体CMOS ESD NMOSFET的ESD失效机理分析

获取原文
获取原文并翻译 | 示例

摘要

Electrical and SEM analysis of gate-silicided (GS) ESD NMOSFETs in a 65nm bulk CMOS technology show that the failure mechanism changes from source-to-drain filamentation to drain-to-substrate short when a p-type ESD implant (ED) is used. Simulations show that the reason for change in failure mode is the different current and temperature distribution when the device is operated in bipolar mode due to the presence of ED. The size of the drain silicide blocking can be reduced from 3 to 0.75 μm by the use of ED while keeeping the same ESD failure current with the corresponding area saving benefit. When the ED implant extends under the drain contacts, the on-resistance (Ron) of the device can be reduced by ~50% with respect to a design where ED is not located under the contacts.
机译:65nm体CMOS技术中的栅极硅化(GS)ESD NMOSFET的电学和SEM分析表明,当使用p型ESD注入(ED)时,故障机理从源极到漏极的丝状转变为漏极到衬底的短路。用过的。仿真表明,由于存在ED,当器件以双极模式工作时,故障模式改变的原因是电流和温度分布不同。通过使用ED,可以使漏极硅化物阻挡层的尺寸从3μm减小到0.75μm,同时保持相同的ESD故障电流,并节省了相应的面积。当ED植入物在漏极接点下方延伸时,相对于ED不在接点下方的设计,器件的导通电阻(Ron)可以降低约50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号