首页> 外文期刊>IEEE Electron Device Letters >A Reduced Mask-Count Technology for Complementary Polycrystalline Silicon Thin-Film Transistors With Self-Aligned Metal Electrodes
【24h】

A Reduced Mask-Count Technology for Complementary Polycrystalline Silicon Thin-Film Transistors With Self-Aligned Metal Electrodes

机译:具有自对准金属电极的互补多晶硅薄膜晶体管的减掩模计数技术

获取原文
获取原文并翻译 | 示例

摘要

The inexpensive glass substrate for building conventional low-temperature polycrystalline silicon (poly-Si) thin-film transistors (TFTs) imposes a ceiling on the TFT processing temperature. This results in a reduced efficiency of dopant activation and a high source/drain series resistance. A technique based on aluminum-induced crystallization of amorphous silicon has been applied to fabricate TFTs with low-resistance self-aligned metal electrodes (SAMEs). While at least two masked implantation steps are typically used for constructing the doped source and drain regions of conventional n- and p-channel TFTs in a complementary metal–oxide–semiconductor circuit technology, it is currently demonstrated that complementary SAME poly-Si TFTs can be constructed using a combination of a masked and a blanket source and drain implantation steps. The decrease in mask count reduces process complexity and cost. Control of ion channeling is the enabling factor behind the successful demonstration of the technology.
机译:用于构建常规的低温多晶硅(poly-Si)薄膜晶体管(TFT)的便宜的玻璃基板在TFT的加工温度上施加了上限。这导致降低的掺杂剂激活效率和高的源/漏串联电阻。已经将基于铝诱导的非晶硅结晶的技术应用于制造具有低电阻自对准金属电极(SAME)的TFT。虽然通常使用至少两个掩膜注入步骤,以互补的金属氧化物半导体电路技术来构造传统的n沟道和p沟道TFT的掺杂源极和漏极区,但目前证明互补SAME多晶硅TFT可以实现使用掩蔽和毯式源极和漏极注入步骤的组合来构造图1a所示的器件。掩模数量的减少降低了工艺复杂度和成本。离子通道的控制是成功演示该技术的推动因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号