首页> 美国卫生研究院文献>Micromachines >Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric
【2h】

Self-Aligned Top-Gate Metal-Oxide Thin-Film Transistors Using a Solution-Processed Polymer Gate Dielectric

机译:使用溶液加工的聚合物栅极电介质自对准顶栅金属氧化物薄膜晶体管

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

For high-speed and large-area active-matrix displays, metal-oxide thin-film transistors (TFTs) with high field-effect mobility, stability, and good uniformity are essential. Moreover, reducing the RC delay is also important to achieve high-speed operation, which is induced by the parasitic capacitance formed between the source/drain (S/D) and the gate electrodes. From this perspective, self-aligned top-gate oxide TFTs can provide advantages such as a low parasitic capacitance for high-speed displays due to minimized overlap between the S/D and the gate electrodes. Here, we demonstrate self-aligned top-gate oxide TFTs using a solution-processed indium-gallium-zinc-oxide (IGZO) channel and crosslinked poly(4-vinylphenol) (PVP) gate dielectric layers. By applying a selective Ar plasma treatment on the IGZO channel, low-resistance IGZO regions could be formed, having a sheet resistance value of ~20.6 kΩ/sq., which can act as the homojunction S/D contacts in the top-gate IGZO TFTs. The fabricated self-aligned top-gate IGZO TFTs exhibited a field-effect mobility of 3.93 cm2/Vs and on/off ratio of ~106, which are comparable to those fabricated using a bottom-gate structure. Furthermore, we also demonstrated self-aligned top-gate TFTs using electrospun indium-gallium-oxide (IGO) nanowires (NWs) as a channel layer. The IGO NW TFTs exhibited a field-effect mobility of 0.03 cm2/Vs and an on/off ratio of >105. The results demonstrate that the Ar plasma treatment for S/D contact formation and the solution-processed PVP gate dielectric can be implemented in realizing self-aligned top-gate oxide TFTs.
机译:对于高速和大区域有源矩阵显示,具有高场效应迁移率,稳定性和良好均匀性的金属氧化物薄膜晶体管(TFT)至关重要。此外,降低RC延迟对于实现高速操作也很重要,这是由源极/漏极(S / D)和栅电极之间形成的寄生电容引起的。从该角度来看,由于在S / D和栅电极之间最小化重叠,自对准顶栅氧化物TFT可以提供诸如高速显示的低寄生电容。这里,我们使用溶液加工的铟 - 镓 - 氧化锌(IgZO)通道和交联聚(4-乙烯基酚)(PVP)栅极介电层来证明自对准的顶栅氧化物TFT。通过在IGZO通道上施加选择性AR等离子体处理,可以形成低电阻IGZO区域,其薄层电阻值为20.6kΩ/平方。,它可以充当顶部栅极IGZO中的同质结S / D触点tfts。制造的自对准顶栅IGZO TFT表现出3.93cm 2 / vs和ON / OFF比的场效应迁移率和〜106的开/关比,其与使用底栅结构制造的那些相当。此外,我们还使用电纺铟 - 氧化镓(IGO)纳米线(NWS)作为沟道层来证明自对准的顶栅TFT。 IGO NW TFT表现出0.03cm 2 / vs的场效应迁移率和> 105的开/关比。结果表明,用于S / D接触形成的AR等离子体处理和溶液处理的PVP栅极电介质可以在实现自对准的顶部氧化物TFT中实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号