首页> 外文期刊>IEEE Transactions on Computers >An Erase Efficiency Boosting Strategy for 3D Charge Trap NAND Flash
【24h】

An Erase Efficiency Boosting Strategy for 3D Charge Trap NAND Flash

机译:3D电荷陷阱NAND闪存的擦除效率提升策略

获取原文
获取原文并翻译 | 示例

摘要

Owing to the fast-growing demands of larger and faster NAND flash devices, new manufacturing techniques have accelerated the down-scaling process of NAND flash memory. Among these new techniques, 3D charge trap flash is considered to be one of the most promising candidates for the next-generation NAND flash devices. However, the long erase latency of 3D charge trap flash becomes a critical issue. This issue is exacerbated because the distinct transient voltage shift phenomenon is worsened when the number of program/erase cycle increases. In contrast to existing works that aim to tackle the erase latency issue by reducing the number of block erases, we tackle this issue by utilizing the “multi-block erase” feature. In this work, an erase efficiency boosting strategy is proposed to boost the garbage collection efficiency of 3D charge trap flash via enabling multi-block erase inside flash chips. A series of experiments was conducted to demonstrate the capability of the proposed strategy on improving the erase efficiency and access performance of 3D charge trap flash. The results show that the erase latency of 3D charge trap flash memory is improved by 75.76 percent on average even when the P/E cycle reachesn$10^{4}$n.
机译:由于更大,更快的NAND闪存设备的快速增长的需求,新的制造技术加快了NAND​​闪存的缩小规模的过程。在这些新技术中,3D电荷陷阱闪存被认为是下一代NAND闪存设备最有希望的候选者之一。但是,3D电荷陷阱闪存的长擦除延迟成为一个关键问题。因为当编程/擦除周期的数量增加时,独特的瞬态电压偏移现象会恶化,因此这个问题更加严重。与旨在通过减少块擦除次数来解决擦除延迟问题的现有作品相反,我们通过利用“多块擦除”功能来解决此问题。在这项工作中,提出了一种擦除效率提升策略,通过在闪存芯片内部实现多块擦除来提高3D电荷陷阱闪存的垃圾收集效率。进行了一系列实验,以证明所提出策略在提高3D电荷陷阱闪存的擦除效率和访问性能方面的能力。结果表明,即使P / E周期达到n $ 10 ^ {4} $ n。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号