首页> 外文期刊>IEEE Transactions on Components and Packaging Technologies >Enhancing the Reliability of Wafer Level Packaging by Using Solder Joints Layout Design
【24h】

Enhancing the Reliability of Wafer Level Packaging by Using Solder Joints Layout Design

机译:通过使用焊点布局设计提高晶片级包装的可靠性

获取原文
获取原文并翻译 | 示例

摘要

During the design and manufacturing processes of electronic packaging, solder joints are fabricated using a variety of methods to provide both mechanical and electrical connections for different applications. They include flip chip, wafer level chip scale packaging (WLCSP), fine pitch ball grid array (BGA), and chip scale packaging (CSP). The solder joint shape prediction methods have been incorporated as a design tool to enhance the reliability of the WLCSP. However, the reliability of solder joints for a large chip size such as 10mmtimes10mm without underfill remains questionable. In this research, a hybrid method combining an analytical algorithm with the energy-based approach is applied to predict standoff heights and geometry profiles of the solder joints. In addition, a hybrid-pad-shape system is proposed to design the solder ball layout, and to enhance the reliability of the solder joints. Next, a nonlinear and parametric finite element analysis is conducted to investigate the reliability issues that result from several design parameters. In addition, an experimental validation is completed to verify the correctness and feasibility of the solder joint shape prediction methods and finite element analysis procedures. The design parameters considered in this study include solder joint layout, solder volume, pad diameter, as well as the ratio and orientation of the elliptical pad. With regards to solder joint layout design, the solder joints located in the corner areas can be considered as structural dummy balls with no electrical signals passing through them. The results reveal that when the WLCSP has large round pads, or properly oriented elliptical solder joint pads at the corner areas underneath the chip, then the maximum equivalent plastic strain of the solder joints will be effectively reduced. As a result, the solder joint fatigue life under thermal loading will be greatly enhanced. Furthermore, the findings of this research can be used as a design guideli-ne for electronic packaging with area array interconnections such as CSP, flip chip packaging, Super CSP, and fine pitch BGA
机译:在电子封装的设计和制造过程中,采用多种方法制造焊点,以提供用于不同应用的机械和电气连接。它们包括倒装芯片,晶圆级芯片级封装(WLCSP),小间距球栅阵列(BGA)和芯片级封装(CSP)。焊点形状预测方法已纳入设计工具中,以增强WLCSP的可靠性。然而,对于没有底部填充的大芯片尺寸(例如10mm x 10mm),焊点的可靠性仍然值得怀疑。在这项研究中,将分析算法与基于能量的方法相结合的混合方法用于预测焊点的支座高度和几何轮廓。此外,提出了一种混合焊盘形状的系统来设计焊球布局,并提高焊点的可靠性。接下来,进行非线性和参数有限元分析,以研究由几个设计参数引起的可靠性问题。此外,完成了一项实验验证,以验证焊点形状预测方法和有限元分析程序的正确性和可行性。本研究中考虑的设计参数包括焊点布局,焊锡量,焊盘直径以及椭圆形焊盘的比例和方向。关于焊点布局设计,位于拐角区域的焊点可以被认为是没有任何电信号通过的结构假球。结果表明,当WLCSP在芯片下方的角部区域具有较大的圆形焊盘或正确定向的椭圆形焊点焊盘时,将有效降低焊点的最大等效塑性应变。结果,在热负荷下的焊点疲劳寿命将大大提高。此外,这项研究的结果可以用作具有区域阵列互连的电子封装的设计指南,例如CSP,倒装芯片封装,Super CSP和细间距BGA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号