首页> 外文会议>China Semiconductor Technology International Conference >Miniaturization of system in package for wearable devices using copper pillar solder flip chip interconnects
【24h】

Miniaturization of system in package for wearable devices using copper pillar solder flip chip interconnects

机译:使用铜柱焊料倒装芯片互连的可穿戴设备的系统封装的小型化

获取原文

摘要

A small form system in package (SIP) is required to interface with multiple integrate circuit (ICs) of different functionality, passive components, and/or MEMS assembled into a single package that performs as a system or sub-system, this raise a great challenge to related either flip chip or wire bond interconnect technology in electronic packaging for high density, small feature size, and high performance. With technological development like thermal compression bonding (TCB), interconnects have been reduced to considerable fine pitch at below 25um bond pitch, but traditional diffusion bonding method likes Au-Au and Au-Sn bonding has a disadvantage of high cost and reduced throughput for multiple die package. Contrary to this Cu pillar solder reflow provides an excellent throughput at reasonably low cost, but they do have pitch limitations which is normally greater than 100 ??m. This paper is targeted at resolving these challenges to exploit the advantages of Cu pillar reflow technologies and prepare a low cost solution for fabricating SIP, which requires for multiple die and fine pitch interconnects. Study was done on flexible substrate made of 25 ??m polyimide tape with different layer count up to 4 metal layers. The Cu pillar bump pitch was kept at 80 ??m with Cu pillar height of 10???13??m and solder cap height of 12???15??m (low profile type). Variations in substrate surface finish, pad sizes, substrate flatness were investigated thoroughly. In final, the substrate flatness is identified to be the primary contributor to prevent open solder failure, the OSP is found to be the most suitable candidate to ensure good solder joint integrity, and this offers a solution for developing SIP and provides an insight to designer for consideration of upcoming wearable electronics devices.
机译:需要小型封装系统(SIP),以与具有不同功能,无源组件和/或MEMS的多个集成电路(IC)组装在一起,将其组装成可充当系统或子系统的单个封装,这极大地提高了电子封装中相关的倒装芯片或引线键合互连技术面临的挑战是高密度,小特征尺寸和高性能。随着诸如热压键合(TCB)之类的技术发展,互连已在25um以下的键合间距处减小到相当大的精细间距,但是传统的扩散键合方法(如Au-Au和Au-Sn键合)具有成本高和多次加工产量降低的缺点。模具包装。与这种铜柱焊料回流相反,它以合理的低成本提供了出色的产量,但它们的螺距限制通常大于100Ω·m。本文旨在解决这些挑战,以利用铜柱回流技术的优势,并为制造SIP提供低成本解决方案,该解决方案需要多个管芯和细间距互连。在由25英寸长的聚酰亚胺胶带制成的柔性基板上进行了研究,该胶带的层数多达4个金属层。铜柱凸点间距保持在80Ω·m,铜柱高度为10〜13Ωm,焊料盖高度为12〜15Ωm(薄型)。彻底研究了基板表面光洁度,焊盘尺寸,基板平整度的变化。最后,可以确定基板的平面度是防止焊锡开路失败的主要因素,而OSP被认为是确保良好焊点完整性的最合适的候选者,这为开发SIP提供了解决方案,并为设计人员提供了见识。考虑即将推出的可穿戴电子设备。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号