首页> 外文会议>China Semiconductor Technology International Conference >Research of silicon cap for epitaxy sige in source/drain regions
【24h】

Research of silicon cap for epitaxy sige in source/drain regions

机译:源/漏区外延SiGe硅帽研究

获取原文

摘要

SiGe epilayer is extensively used as stressor in source/drain regions in PMOS. However, it is a big challenge to form germanosilicide with low contact resistivity due to poor thermal stability at high temperature. Therefore, silicon cap deposited on SiGe is applied to reduce contact resistance. In static random access memory (SRAM) area, silicon cap profile is apt to be un-conformal due to SiGe pattern effect. In this paper, the effect of silicon source, etching gas, doping gas and temperature on Si cap profile was investigated. Finally conformal silicon cap was obtained on SiGe epilayer with relatively high growth rate, which could reduce contact resistance.
机译:SiGe Epilayer广泛用作PMOS中的源/漏区中的压力源。然而,由于在高温下的热稳定性差,形成具有低接触电阻率的德国硅化锗是一个很大的挑战。因此,应用沉积在SiGe上的硅帽以降低接触电阻。在静态随机存取存储器(SRAM)区域中,由于SiGe图案效应,硅帽轮廓易于不合格。本文研究了硅源,蚀刻气体,掺杂气体和温度对Si帽型材的影响。最后,在SiGe脱晶仪上获得了共形硅帽,具有相对高的生长速率,这可以降低接触电阻。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号