首页> 外国专利> USING METAL/METAL NITRIDE BILAYERS AS GATE ELECTRODES IN SELF-ALIGNED AGGRESSIVELY SCALED CMOS DEVICES

USING METAL/METAL NITRIDE BILAYERS AS GATE ELECTRODES IN SELF-ALIGNED AGGRESSIVELY SCALED CMOS DEVICES

机译:在自对准整体缩放的CMOS设备中将金属/金属氮化物双层用作门极电极

摘要

The present invention is directed to CMOS structures that include at least one nMOS device located on one region of a semiconductor substrate; and at least one pMOS device located on another region of the semiconductor substrate. In accordance with the present invention, the at least one nMOS device includes a gate stack comprising a gate dielectric, a low workfunction elemental metal having a workfunction of less than 4.2 eV, an in-situ metallic capping layer, and a polysilicon encapsulation layer and the at least one pMOS includes a gate stack comprising a gate dielectric, a high workfunction elemental metal having a workfunction of greater than 4.9 eV, a metallic capping layer, and a polysilicon encapsulation layer. The present invention also provides methods of fabricating such a CMOS structure.
机译:本发明涉及一种CMOS结构,该CMOS结构包括至少一个位于半导体衬底的一个区域上的nMOS器件。至少一个pMOS器件位于半导体衬底的另一区域上。根据本发明,至少一个nMOS器件包括栅极叠层,该栅极叠层包括栅极电介质,功函数小于4.2eV的低功函数元素金属,原位金属覆盖层,以及多晶硅封装层,并且至少一个pMOS包括栅极叠层,该栅极叠层包括栅极电介质,功函数大于4.9eV的高功函数元素金属,金属覆盖层和多晶硅封装层。本发明还提供了制造这种CMOS结构的方法。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号