首页> 外国专利> Wafer Level Chip Scale Package Structure

Wafer Level Chip Scale Package Structure

机译:晶圆级芯片级封装结构

摘要

At least one redistribution layer (RDL) is provided on a silicon die. A passivation layer is deposited on the RDL. First openings having a first diameter are etched in the passivation layer where copper posts are to be formed. A seed layer is deposited over the passivation layer and within the openings. A photoresist layer is coated on the seed layer and patterned to form second openings having a second diameter over the first openings larger than the first diameter. Copper is plated on the seed layer to form copper posts filling the second openings. The silicon die is die attached to a metal substrate. A lamination layer is coated over the silicon die and the copper posts. Third openings are formed through the lamination layer to the copper posts and to metal pads on the metal substrate. Metal vias are formed in the third openings.
机译:在硅管芯上提供至少一个重新分布层(RDL)。钝化层沉积在RDL上。在要形成铜柱的钝化层中蚀刻具有第一直径的第一开口。种子层沉积在钝化层上方和开口内。将光致抗蚀剂层涂覆在籽晶层上并构图以在第二开口上形成具有第二直径的第二开口,该第二直径大于第一直径。将铜镀在种子层上以形成填充第二开口的铜柱。硅管芯被管芯附接到金属衬底。在硅管芯和铜柱上涂覆层压层。穿过层压层形成第三开口,到达铜柱和金属基板上的金属焊盘。在第三开口中形成金属通孔。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号