首页> 外文期刊>Journal of Semiconductors >A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC
【24h】

A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

机译:用于流水线ADC的14位50 MS / s采样保持电路

获取原文
获取原文并翻译 | 示例
           

摘要

A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 μm 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is -91:84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
机译:提出了一种用于流水线模数转换器(ADC)的高性能采样保持(S / H)电路。在此S / H电路中使用了电容器翻转架构,并采用了新型的增益增强型差分折叠共源共栅运算跨导放大器。设计了双自举开关,以改善电路性能。该电路使用0.18μm1P6M CMOS工艺实现。测量结果表明,对于5 MHz输入信号,有效位数为14.03位,无杂散动态范围为94.62 dB,信噪比和失真比为86.28 dB,总谐波失真为-91:84 dB采样率为50 MS / s。已经实现了具有设计的S / H电路的流水线ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号