首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 0.506-pJ 16-kb 8T SRAM With Vertical Read Wordlines and Selective Dual Split Power Lines
【24h】

A 0.506-pJ 16-kb 8T SRAM With Vertical Read Wordlines and Selective Dual Split Power Lines

机译:一个0.506-PJ 16-KB 8T SRAM,具有垂直读字线和选择性双拆分电源线

获取原文
获取原文并翻译 | 示例

摘要

This article presents an 8T static random access memory (SRAM) macro with vertical read wordline (RWL) and selective dual split power (SDSP) lines techniques. The proposed vertical RWL reduces dynamic energy consumption during read operation by charging and discharging only selected read bitlines (RBLs). The data-aware SDSP technique combined with vertical write bitlines enhances both the write margin (WM) and the static noise margin (SNM). A 16-kb SRAM test chip fabricated in 65-nm CMOS technology demonstrates the minimum energy consumption of 0.506 pJ at 0.4 V and the minimum operating voltage of 0.26 V.
机译:本文介绍了一个8T静态随机存取存储器(SRAM)宏,具有垂直读取字线(RWL)和选择性双拆分电源(SDSP)线技术。所提出的垂直RWL在通过仅选择读取的位线(RBL)时,通过充电和放电来降低读取操作期间的动态能耗。数据感知SDSP技术与垂直写入位线组合增强了写余量(WM)和静态噪声裕度(SNM)。在65-nm CMOS技术中制造的16-KB SRAM测试芯片显示出0.4 V的最小能耗为0.4V,最小工作电压为0.26V。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号