首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 0.5 V single power supply operated high-speed boosted and offset-grounded data storage (BOGS) SRAM cell architecture
【24h】

A 0.5 V single power supply operated high-speed boosted and offset-grounded data storage (BOGS) SRAM cell architecture

机译:0.5 V单电源供电的高速升压和偏置接地数据存储(BOGS)SRAM单元架构

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a 0.5 V/100 MHz/sub-5 mW-operated 1-Mbit SRAM cell architecture which uses a boosted and offset-grounded data storage (BOGS) scheme. The key target of BOGS is to minimize the charge amount supplied from the embedded charge pump circuits, which are required to boost the effective gate to source voltage (V/sub 0/=V/sub GS/-V/sub T/) up to 0.8 V necessary to achieve 100 MHz operation even at 0.5 V single power supply. Thus, the key low-power strategy of BOGS is "putting the right (higher efficiency) boosted power-supply from charge pump circuit into the right position (less power consumed transistor) in a SRAM cell." This paper is focused on why BOGS can realize a greater savings of the charge amount supplied from the boosted power-line and can reduce the power dissipation to /spl les/1/30.4 and /spl les/1/3.9 compared to the previously reported negative source-line drive (NSD) scheme and negative word-line drive (NWD) scheme, respectively, while achieving a 0.5 V/100 MHz operation.
机译:本文提出了一种采用升压和偏置接地数据存储(BOGS)方案的0.5 V / 100 MHz / sub-5 mW操作的1 Mbit SRAM单元架构。 BOGS的主要目标是最大程度地减少嵌入式电荷泵电路提供的电荷量,这需要提高有效栅极至源极电压(V / sub 0 / = V / sub GS / -V / sub T /)。甚至在0.5 V单电源下也必须达到0.8 V才能达到100 MHz的工作频率。因此,BOGS的关键低功耗策略是“将来自电荷泵电路的正确的(更高效率)提升的电源放到SRAM单元中正确的位置(功耗更低的晶体管)”。本文的重点是为什么BOGS可以比以前报告的更多地节省由升压电源线​​提供的电荷量,并可以将功耗降低到/ spl les / 1 / 30.4和/ spl les / 1 / 3.9负源极线驱动(NSD)方案和负字线驱动(NWD)方案,同时实现0.5 V / 100 MHz工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号