首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >CMOS current steering logic for low-voltage mixed-signal integrated circuits
【24h】

CMOS current steering logic for low-voltage mixed-signal integrated circuits

机译:低压混合信号集成电路的CMOS电流控制逻辑

获取原文
获取原文并翻译 | 示例

摘要

A quiet logic family-complementary metal-oxide-semiconductor (CMOS) current steering logic (CSL)-has been developed for use in low-voltage mixed-signal integrated circuits. Compared to a CMOS static logic gate with its output range of /spl Delta/V/sub logic//spl ap/V/sub dd/, a CSL gate swings only /spl Delta/V/sub logic//spl ap/V/sub T/+0.25 V because the constant current supplied by the PMOS load device is steered to ground through either an NMOS diode-connected device or switching network. Owing to the constant current, digital switching noise is 100/spl times/ smaller than in static logic. Another useful feature which can be used to calibrate CSL speed against process, temperature, and voltage variations is propagation delay that is approximately constant versus supply voltage and linear with bias current. Several CSL circuits have been fabricated using 0.8 and 1.2 /spl mu/m high-V/sub T/ n-well CMOS processes. Two self-loaded 39-stage ring oscillators fabricated using the 1.2 /spl mu/m process (1.2 V power supply) exhibited power-delay products of 12 and 70 fJ with average propagation delays of 0.4 and 0.7 ns, respectively. High-V/sub T/ and low-V/sub T/ CSL ALU's were operational at V/sub dd//spl ap/=0.70 V and V/sub dd//spl ap/0.40 V, respectively.
机译:已经开发出一种安静的逻辑系列-互补金属氧化物半导体(CMOS)电流控制逻辑(CSL),用于低压混合信号集成电路。与输出范围为/ spl Delta / V / sub逻辑// spl ap / V / sub dd /的CMOS静态逻辑门相比,CSL门仅摆动/ spl Delta / V / sub逻辑// spl ap / V / sub T / + 0.25 V,因为通过NMOS二极管连接的设备或开关网络将PMOS负载设备提供的恒定电流导向地面。由于电流恒定,因此数字开关噪声比静态逻辑小100 / spl倍/。可用于针对过程,温度和电压变化校准CSL速度的另一个有用功能是传播延迟,传播延迟与电源电压近似恒定,与偏置电流呈线性关系。已经使用0.8和1.2 / splμu/ m高V / sub T / n阱CMOS工艺制造了几种CSL电路。使用1.2 / spl mu / m工艺(1.2 V电源)制造的两个自载39级环形振荡器的功率延迟乘积分别为12和70 fJ,平均传播延迟分别为0.4和0.7 ns。高V / sub T /和低V / sub T / CSL ALU分别在V / sub dd // spl ap / = 0.70 V和V / sub dd // spl ap / 0.40 V下工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号