【24h】

Testing configurable LUT-based FPGA's

机译:测试基于LUT的可配置FPGA

获取原文
获取原文并翻译 | 示例

摘要

We present a new technique for testing field programmable gate arrays (FPGA's) based on look-up tables (LUT's). We consider a generalized structure for the basic FPGA logic element (cell); it includes devices such as LUT's, sequential elements (flip-flops), multiplexers and control circuitry. We use a hybrid fault model for these devices. The model is based on a physical as well as a behavioral characterization. This permits detection of all single faults (either stuck-at or functional) and some multiple faults using repeated FPGA reprogramming. We show that different arrangements of disjoint one-dimensional (l-D) cell arrays with cascaded horizontal connections and common vertical input lines provide a good logic testing regimen. The testing time is independent of the number of cells in the array (C-testability), We define new conditions for C-testability of programmable/reconfigurable arrays. These conditions do not suffer from limited I/O pins. Cell configuration affects the controllability/observability of the iterative array. We apply the approach to various Xilinx FPGA families and compare it to prior work.
机译:我们提出了一种基于查找表(LUT)测试现场可编程门阵列(FPGA)的新技术。我们考虑基本FPGA逻辑元素(单元)的通用结构。它包括诸如LUT,顺序元件(触发器),多路复用器和控制电路之类的设备。我们对这些设备使用混合故障模型。该模型基于物理特征和行为特征。这允许使用重复的FPGA重新编程来检测所有单个故障(卡住或功能故障)和一些多个故障。我们表明,具有级联水平连接和公共垂直输入线的不相交的一维(l-D)单元阵列的不同排列方式提供了良好的逻辑测试方案。测试时间与阵列中的单元数量无关(C可测试性),我们为可编程/可重新配置阵列的C可测试性定义了新条件。这些条件不受限于有限的I / O引脚。单元配置会影响迭代数组的可控制性/可观察性。我们将该方法应用于各种Xilinx FPGA系列,并将其与以前的工作进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号