首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Technology mapping for SOI domino logic incorporating solutions for the parasitic bipolar effect
【24h】

Technology mapping for SOI domino logic incorporating solutions for the parasitic bipolar effect

机译:SOI Domino逻辑的技术映射,并结合了针对寄生双极效应的解决方案

获取原文
获取原文并翻译 | 示例

摘要

We present a technology mapping algorithm for implementing a random logic gate network in domino logic. The target technology of implementation is silicon-on-insulator (SOI). SOI devices exhibit an effect known as parasitic bipolar effect (PBE), which can lead to incorrect logic values in the circuit. Our algorithm solves the technology mapping problem by permitting several transformations during the mapping process in order to avoid PBE, such as transistor reordering, altering the way that transistors are organized into gates, and adding pMOS discharge transistors. We minimize the total cost of implementation, which includes discharge transistors required for correct functioning. Our algorithm generates solutions that reduce the number of discharge transistors required by 53% and reduces the size of the final solution by 6.3% on average. We compare our results with a modification of a current technology mapping algorithm for bulk CMOS domino logic that reduces the cost of the final solution and find that our algorithm outperforms this method.
机译:我们提出了一种在多米诺逻辑中实现随机逻辑门网络的技术映射算法。实现的目标技术是绝缘体上硅(SOI)。 SOI器件表现出一种称为寄生双极性效应(PBE)的效应,该效应可能导致电路中的逻辑值不正确。我们的算法通过允许在映射过程中进行多次转换来避免PBE,从而解决了技术映射问题,例如,避免了PBE的重新排序,改变将晶体管组织成栅极的方式以及添加pMOS放电晶体管。我们将实现的总成本降至最低,其中包括正确运行所需的放电晶体管。我们的算法产生的解决方案可使所需的放电晶体管数量减少53%,并使最终解决方案的尺寸平均减少6.3%。我们将结果与修改后的批量CMOS多米诺骨牌逻辑当前技术映射算法的修改进行了比较,该算法降低了最终解决方案的成本,并发现我们的算法优于该方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号