首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design of ultrahigh-speed low-voltage CMOS CML buffers and latches
【24h】

Design of ultrahigh-speed low-voltage CMOS CML buffers and latches

机译:超高速低压CMOS CML缓冲器和锁存器的设计

获取原文
获取原文并翻译 | 示例

摘要

A comprehensive study of ultrahigh-speed current-mode logic (CML) buffers along with the design of novel regenerative CML latches will be illustrated. First, a new design procedure to systematically design a chain of tapered CML buffers is proposed. Next, two new high-speed regenerative latch circuits capable of operating at ultrahigh-speed data rates will be introduced. Experimental results show a higher performance for the new latch architectures compared to the conventional CML latch circuit at ultrahigh-frequencies. It is also shown, both through the experiments and by using efficient analytical models, why CML buffers are better than CMOS inverters in high-speed low-voltage applications.
机译:将说明对超高速电流模式逻辑(CML)缓冲器的全面研究以及新颖的再生CML锁存器的设计。首先,提出了一种新的设计程序来系统地设计锥形CML缓冲区链。接下来,将介绍两个能够以超高速数据速率工作的新型高速再生锁存电路。实验结果表明,与传统的CML锁存器电路相比,新锁存器结构在超高频下具有更高的性能。通过实验和使用有效的分析模型也表明了为什么CML缓冲器在高速低压应用中比CMOS反相器更好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号