首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Overview and Design of Mixed-Voltage I/O Buffers With Low-Voltage Thin-Oxide CMOS Transistors
【24h】

Overview and Design of Mixed-Voltage I/O Buffers With Low-Voltage Thin-Oxide CMOS Transistors

机译:带有低压薄氧化物CMOS晶体管的混合电压I / O缓冲器的概述和设计

获取原文
获取原文并翻译 | 示例

摘要

Overview on the prior designs of the mixed-voltage I/O buffers is provided in this work. A new 2.5/5-V mixed-voltage I/O buffer realized with only thin gate-oxide devices is proposed. The new proposed mixed-voltage I/O buffer with simpler dynamic n-well bias circuit and gate-tracking circuit can prevent the undesired leakage current paths and the gate-oxide reliability problem, which occur in the conventional CMOS I/O buffer. The new mixed-voltage I/O buffer has been fabricated and verified in a 0.25-mum CMOS process to serve 2.5/5-V I/O interface. Besides, another 2.5/5-V mixed-voltage I/O buffer without the subthreshold leakage problem for high-speed applications is also presented in this work. The speed, power consumption, area, and noise among these mixed-voltage I/O buffers are also compared and discussed. The new proposed mixed-voltage I/O buffers can be easily scaled toward 0.18- mum (or below) CMOS processes to serve other mixed-voltage I/O interfaces, such as 1.8/3.3-V interface
机译:这项工作提供了有关混合电压I / O缓冲器的现有设计的概述。提出了一种新的2.5 / 5V混合电压I / O缓冲器,该缓冲器仅使用薄栅极氧化物器件即可实现。新提出的具有更简单的动态n阱偏置电路和栅极跟踪电路的混合电压I / O缓冲器可以防止在常规CMOS I / O缓冲器中出现不希望的泄漏电流路径和栅极氧化物可靠性问题。新的混合电压I / O缓冲器已通过0.25微米CMOS工艺制造和验证,可用于2.5 / 5-V I / O接口。此外,本工作还提出了另一个2.5 / 5V混合电压I / O缓冲器,该缓冲器对于高速应用没有亚阈值泄漏问题。还对这些混合电压I / O缓冲器的速度,功耗,面积和噪声进行了比较和讨论。新提议的混合电压I / O缓冲器可轻松扩展至0.18um(或以下)CMOS工艺,以服务于其他混合电压I / O接口,例如1.8 / 3.3V接口

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号