首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >High performance level conversion for dual VDD design
【24h】

High performance level conversion for dual VDD design

机译:用于双VDD设计的高性能电平转换

获取原文
获取原文并翻译 | 示例

摘要

Multi-VDD design is an effective way to reduce power consumption, but the need for level conversion imposes delay and energy penalties that limit the potential gains. In this paper, we describe new level converting circuits that provide 10%-61% lower energy consumption at equivalent or better speeds compared to those available in the literature. Furthermore, we make the argument that level converters should be evaluated largely by their maximum speed since slower level converters consume valuable timing slack that can be used to reduce the energy of other gates in the circuit. Based on this criterion, we find the new structures to offer up to a 25% speed improvement over conventional level converters. Using an efficient dual VDD voltage assignment algorithm, we show that this speed improvement can yield a reduction of up to 7.3% in total circuit power in small benchmark circuits. We also propose embedding the functionality of logic gates into the level converting circuits. For typical values of the second supply voltage, this technique can reduce delay by 15% at constant energy or lower energy by up to 30% at fixed delay.
机译:多VDD设计是降低功耗的有效方法,但是对电平转换的需求会带来延迟和能量损失,从而限制了潜在的增益。在本文中,我们描述了新的电平转换电路,与文献中提供的电路相比,这些电路在相同或更高的速度下可降低10%-61%的能耗。此外,我们提出这样的观点,即电平转换器应在最大速度下进行评估,因为较慢的电平转换器会消耗宝贵的时序余量,可用于减少电路中其他门的能量。基于这一标准,我们发现新结构比传统的液位转换器的速度提高了25%。使用高效的双VDD电压分配算法,我们表明,这种速度的提高可以在小型基准电路中使总电路功率降低多达7.3%。我们还建议将逻辑门的功能嵌入到电平转换电路中。对于第二电源电压的典型值,该技术可以在恒定能量下将延迟减少15%,或者在固定延迟下将能量减少多达30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号