首页> 外文期刊>IEEE transactions on device and materials reliability >ESD protection design of low-voltage-triggered p-n-p devices and their failure modes in mixed-voltage I/O interfaces with signal levels higher than VDD and lower than VSS
【24h】

ESD protection design of low-voltage-triggered p-n-p devices and their failure modes in mixed-voltage I/O interfaces with signal levels higher than VDD and lower than VSS

机译:信号电平高于VDD且低于VSS的混合电压I / O接口中的低压触发p-n-p器件的ESD保护设计及其故障模式

获取原文
获取原文并翻译 | 示例
       

摘要

Electrostatic discharge (ESD) protection design for mixed-voltage I/O interfaces with the low-voltage-triggered p-n-p (LVTp-n-p) device in CMOS technology is proposed. The LVTp-n-p, by inserting N+ or P+ diffusion across the junction between N-well and P-substrate of the p-n-p device, is designed to protect the mixed-voltage I/O interfaces for signals with voltage levels higher than VDD (over-VDD) and lower than VSS (underVSS). The LVTp-n-p devices with different structures have been investigated and compared in CMOS processes. The experimental results in a 0.35-/spl mu/m CMOS process have proven that the ESD level of the proposed LVTp-n-p is higher than that of the traditional p-n-p device. Furthermore, layout on LVTp-n-p device for ESD protection in mixed-voltage I/O interfaces is also optimized in this work. The experimental results verified in both 0.35- and 0.25-/spl mu/m CMOS processes have proven that the ESD levels of the LVTp-n-p drawn in the multifinger layout style are higher than that drawn in the single-finger layout style. Moreover, one of the LVT p-n-p devices drawn with the multifinger layout style has been used to successfully protect the input stage of an asymmetric digital subscriber line (ADSL) IC in a 0.25-/spl mu/m salicided CMOS process.
机译:提出了CMOS技术中低压触发p-n-p(LVTp-n-p)器件的混合电压I / O接口的静电放电(ESD)保护设计。 LVTp-np通过在pnp器件的N阱和P衬底之间的结上插入N +或P +扩散,旨在保护电压高于VDD的信号的混合电压I / O接口(过电压VDD)并低于VSS(underVSS)。具有不同结构的LVTp-n-p器件已在CMOS工艺中进行了研究和比较。在0.35- / spl mu / m CMOS工艺中的实验结果证明,所提出的LVTp-n-p的ESD等级高于传统p-n-p器件的ESD等级。此外,这项工作还优化了LVTp-n-p器件的布局,以在混合电压I / O接口中提供ESD保护。在0.35和0.25- / spl mu / m CMOS工艺中验证的实验结果已经证明,以多指布局方式绘制的LVTp-n-p的ESD等级要高于单指布局样式中的ESD等级。此外,采用多指布局样式绘制的LVT p-n-p器件之一已被用于以0.25- / spl mu / m硅化CMOS工艺成功保护非对称数字用户线(ADSL)IC的输入级。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号