首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Synthesis of Predictable Networks-on-Chip-Based Interconnect Architectures for Chip Multiprocessors
【24h】

Synthesis of Predictable Networks-on-Chip-Based Interconnect Architectures for Chip Multiprocessors

机译:面向芯片多处理器的基于可预测片上网络的互连体系结构综合

获取原文
获取原文并翻译 | 示例
       

摘要

Today, chip multiprocessors (CMPs) that accommodate multiple processor cores on the same chip have become a reality. As the communication complexity of such multicore systems is rapidly increasing, designing an interconnect architecture with predictable behavior is essential for proper system operation. In CMPs, general-purpose processor cores are used to run software tasks of different applications and the communication between the cores cannot be precharacterized. Designing an efficient network-on-chip (NoC)-based interconnect with predictable performance is thus a challenging task. In this paper, we address the important design issue of synthesizing the most power efficient NoC interconnect for CMPs, providing guaranteed optimum throughput and predictable performance for any application to be executed on the CMP. In our synthesis approach, we use accurate delay and power models for the network components (switches and links) that are obtained from layouts of the components using industry standard tools. The synthesis approach utilizes the floorplan knowledge of the NoC to detect timing violations on the NoC links early in the design cycle. This leads to a faster design cycle and quicker design convergence across the high-level synthesis approach and the physical implementation of the design. We validate the design flow predictability of our proposed approach by performing a layout of the NoC synthesized for a 25-core CMP. Our approach maintains the regular and predictable structure of the NoC and is applicable in practice to existing NoC architectures.
机译:如今,在同一芯片上容纳多个处理器内核的芯片多处理器(CMP)已成为现实。随着此类多核系统的通信复杂性迅速增加,设计具有可预测行为的互连体系结构对于正确的系统操作至关重要。在CMP中,通用处理器内核用于运行不同应用程序的软件任务,并且内核之间的通信无法预先表征。因此,设计具有可预测性能的高效基于芯片网络(NoC)的互连是一项艰巨的任务。在本文中,我们解决了重要的设计问题,即为CMP合成最省电的NoC互连,为要在CMP上执行的任何应用程序提供保证的最佳吞吐量和可预测的性能。在我们的综合方法中,我们对网络组件(交换机和链路)使用准确的延迟和功率模型,这些模型是使用行业标准工具从组件的布局中获取的。综合方法利用NoC的平面布置图知识在设计周期的早期检测NoC链路上的时序违规。这样可以在高级综合方法​​和设计的物理实现之间加快设计周期并加快设计收敛。我们通过对25核CMP合成的NoC进行布局,验证了我们提出的方法的设计流程可预测性。我们的方法保持了NoC的规则和可预测的结构,并在实践中适用于现有的NoC架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号