首页> 外文会议>International Symposium on Circuits and Systems >A Low-Area Interconnect Architecture for Chip Multiprocessors
【24h】

A Low-Area Interconnect Architecture for Chip Multiprocessors

机译:芯片多处理器的低频互连架构

获取原文

摘要

A new inter-processor communication architecture for chip multiprocessors is proposed which has a low area cost and flexible routing capability. To achieve a low area cost, the proposed statically-configurable asymmetric architecture assigns large buffer resources only to the nearest neighbor interconnect and much smaller buffer resources for long distance interconnect. To maintain flexible routing capability, each neighboring processor pair has two connecting links. Compared to a traditional dynamically-configurable interconnect architecture with symmetric buffer allocation and single-links between neighboring processor pairs, this implementation has approximately 2 times smaller communication circuitry area with a similar routing capability. Area and speed estimates are obtained with the physical design of seven chips in 0.18 (mu)m CMOS.
机译:提出了一种用于芯片多处理器的新的处理器间通信架构,其具有低区域成本和灵活的路由能力。为了实现低区域成本,所提出的静态可配置的不对称架构仅将大型缓冲区资源分配给最近的邻居互连以及长距离互连的更小的缓冲资源。为了保持灵活的路由能力,每个相邻的处理器对都有两个连接链路。与具有相邻处理器对之间的对称缓冲器分配和单链路的传统动态可配置的互连架构相比,该实现具有大约2倍的通信电路区域,具有类似的路由能力。在0.18(mu)M cmos中的七个芯片的物理设计获得了区域和速度估计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号