首页> 外文期刊>Microprocessors and microsystems >On chip interconnects for multiprocessor turbo decoding architectures
【24h】

On chip interconnects for multiprocessor turbo decoding architectures

机译:用于多处理器Turbo解码架构的片上互连

获取原文
获取原文并翻译 | 示例

摘要

Turbo codes are among the most powerful and widely adopted error correcting codes in several communication applications. The high throughput requirements of current and future standards impose that parallel decoders composed by multiple interconnected processing elements are used at the receiver side to efficiently decode turbo codes. In this work, on chip interconnects for multiprocessor turbo decoding are investigated. Due to the dominant trend towards the design of flexible, multi-standard decoders, capable to support the decoding of several turbo codes, the Network-on-Chip approach is seen as a viable and promising solution, although the specific characteristics of the addressed application impose a drastic simplification in the network organization. Both indirect and direct network topologies are studied and experimental results show that a Network-on-Chip based decoder made of 16 processing elements can achieve a throughput of several hundreds of Mbps. Moreover, the area required by the network compares favorably with previously published works on flexible interconnect architectures for turbo decoding and the cost overhead of NOC based solutions with respect to a fully dedicated implementation is limited to 13%.
机译:Turbo码是几种通信应用程序中功能最强大且被广泛采用的纠错码之一。当前和将来标准的高吞吐量要求迫使在接收器侧使用由多个互连的处理元件组成的并行解码器来有效地解码turbo码。在这项工作中,研究了用于多处理器Turbo解码的片上互连。由于设计上能够支持多个Turbo码解码的灵活,多标准解码器的主流趋势,片上网络方法被视为一种可行且有希望的解决方案,尽管该解决方案具有特定的特性。在网络组织中进行了极大的简化。研究了间接和直接网络拓扑,实验结果表明,由16个处理元件组成的基于片上网络的解码器可以实现数百Mbps的吞吐量。此外,网络所需的面积与先前发表的有关用于turbo解码的灵活互连体系结构的著作相比具有优势,并且基于NOC的解决方案相对于完全专用实现的成本开销被限制为13%。

著录项

  • 来源
    《Microprocessors and microsystems》 |2011年第2期|p.167-181|共15页
  • 作者单位

    Dipartimento di Elettronica, Poiicecnico di Torino. 10129 Torino, Italy;

    Dipartimento di Elettronica, Poiicecnico di Torino. 10129 Torino, Italy;

    Electronics Department, TELECOM Bretagne, Technopole Brest Iroise, 29238 Brest, France;

    Electronics Department, TELECOM Bretagne, Technopole Brest Iroise, 29238 Brest, France;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    noc; turbo decoder; mpsoc; vlsi;

    机译:noc;涡轮解码器;mpsoc;vlsi;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号