...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Turbo NOC: A Framework for the Design of Network-on-Chip-Based Turbo Decoder Architectures
【24h】

Turbo NOC: A Framework for the Design of Network-on-Chip-Based Turbo Decoder Architectures

机译:Turbo NOC:基于片上网络的Turbo解码器体系结构设计框架

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper proposes a general framework for the design and simulation of network-on-chip-based turbo decoder architectures. Several parameters in the design space are investigated, namely, network topology, parallelism degree, the rate at which messages are sent by processing nodes over the network, and routing strategy. The main results of this analysis are as follows: 1) the most suited topologies to achieve high throughput with a limited complexity overhead are generalized de Bruijn and generalized Kautz topologies and 2) depending on the throughput requirements, different parallelism degrees, message injection rates, and routing algorithms can be used to minimize the network area overhead.
机译:本文为基于芯片上网络的turbo解码器体系结构的设计和仿真提出了一个通用框架。研究了设计空间中的几个参数,即网络拓扑,并行度,处理节点通过网络发送消息的速率以及路由策略。此分析的主要结果如下:1)在有限的复杂性开销下实现高吞吐量的最合适的拓扑是通用de Bruijn和通用Kautz拓扑; 2)根据吞吐量要求,不同的并行度,消息注入速率,路由算法可用于最小化网络区域开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号