首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Low-Area Multi-Link Interconnect Architecture for GALS Chip Multiprocessors
【24h】

A Low-Area Multi-Link Interconnect Architecture for GALS Chip Multiprocessors

机译:适用于GALS芯片多处理器的低面积多链路互连体系结构

获取原文
获取原文并翻译 | 示例
       

摘要

A new inter-processor communication architecture for chip multiprocessors is proposed which has a low area cost, flexible routing capability, and supports globally asynchronous locally synchronous (GALS) clocking styles. To achieve a low area cost, the proposed statically-configurable asymmetric architecture assigns large buffer resources to only the nearest neighbor interconnect and much smaller buffer resources for long distance interconnect. To maintain flexible routing capability, each neighboring processor pair has multiple connecting links. The architecture supports long distance communication in GALS systems by transferring the source clock with the data signals along the entire path for write synchronization. Compared to a traditional dynamically-configurable interconnect architecture with symmetric buffer allocation and single-links between neighboring processor pairs, this implementation has approximately two times smaller communication circuitry area with a similar routing capability. Area and speed estimates are obtained with the physical design of seven chips in 0.18-$mu$m CMOS.
机译:提出了一种新的用于芯片多处理器的处理器间通信体系结构,该体系结构具有低成本,灵活的路由功能,并支持全局异步本地同步(GALS)时钟样式。为了实现较低的面积成本,建议的静态可配置非对称体系结构仅将较大的缓冲区资源分配给最近的邻居互连,而将较小的缓冲区资源分配给长距离互连。为了保持灵活的路由功能,每个相邻的处理器对都具有多个连接链路。通过在整个路径上传输源时钟和数据信号以进行写同步,该体系结构支持GALS系统中的长距离通信。与具有对称缓冲区分配和相邻处理器对之间的单链路的传统动态可配置互连体系结构相比,此实现的通信电路面积大约小两倍,并且具有类似的路由功能。面积和速度估算是通过在0.18-μmCMOS中的七个芯片的物理设计获得的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号