首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design Migration From Peripheral ASIC Design to Area-I/O Flip-Chip Design by Chip I/O Planning and Legalization
【24h】

Design Migration From Peripheral ASIC Design to Area-I/O Flip-Chip Design by Chip I/O Planning and Legalization

机译:通过芯片I / O规划和合法化,将设计从外围ASIC设计移植到区域I / O倒装芯片设计

获取原文
获取原文并翻译 | 示例

摘要

Due to higher input/output (I/O) count and power delivery problem in deep submicrometer (DSM) regime, flip-chip technology, especially for area-array architecture, has provided more opportunities for adoption than traditional peripheral bonding design style in high-performance application-specific integrated circuit and microprocessor designs. However, it is hard to tell which technique can provide better design cost edge in usually concerned perspectives. In this paper, we present a methodology to convert a previous peripheral bonding design to an area-I/O flip-chip design. It is based on an I/O buffer modeling and an I/O planning algorithm to legalize I/O buffer blocks with core placement without sacrificing much of the previous optimization in the original core placement. The experimental results have shown that we have achieved better area and I/O wirelength in area-IO flip-chip configuration (especially for pad-limit designs), compared with peripheral bonding configuration in packaging consideration.
机译:由于在深亚微米(DSM)体制下更高的输入/输出(I / O)数量和功率传输问题,倒装芯片技术(尤其是用于区域阵列架构的倒装芯片技术)比传统的外围键合设计样式提供了更多的采用机会。高性能的专用集成电路和微处理器设计。但是,很难从通常关注的角度判断哪种技术可以提供更好的设计成本优势。在本文中,我们提出了一种将先前的外围键合设计转换为区域I / O倒装芯片设计的方法。它基于I / O缓冲区建模和I / O计划算法,以使I / O缓冲区块与内核布局合法化,而不会牺牲以前在原始内核布局中进行的大部分优化。实验结果表明,与封装方面的外围键合配置相比,我们在面积IO倒装芯片配置中(尤其是在焊盘限位设计中)实现了更好的面积和I / O线长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号