首页> 外国专利> Method of physical planning voltage islands for ASICs and system-on-chip designs

Method of physical planning voltage islands for ASICs and system-on-chip designs

机译:ASIC物理规划电压岛的方法和片上系统设计

摘要

Voltage islands enable a core-level power optimization of ASIC/SoC designs by utilizing a unique supply voltage for each cluster of the design. Creating voltage islands in a chip design for optimizing the overall power consumption consists of generating voltage island partitions, assigning voltage levels and floorplanning. The generation of voltage island partitions and the voltage level assignment are performed simultaneously in a floorplanning context due to the physical constraints involved. This leads to a floorplanning formulation that differs from the conventional floorplanning for ASIC designs. Such a formulation of a physically aware voltage island partitioning and method for performing simultaneous voltage island partitioning, level assignment and floorplanning are described, as are the definition and the solution of floorplanning for voltage island based designs executed under area, power, timing and physical constraints. The physical planning of voltage islands includes: a) characterizing cell clusters in terms of voltages and power consumption values; b) providing a set of cell clusters that belong to a single voltage island Random Logic Macro (RLM); and c) assigning voltages for the voltage island RLMs, all within the context of generating a physically realizable floorplan for the design.
机译:电压岛通过为设计的每个群集利用唯一的电源电压,实现了ASIC / SoC设计的内核级功率优化。在芯片设计中创建电压岛以优化整体功耗包括生成电压岛分区,分配电压水平和布局规划。由于所涉及的物理限制,电压岛分区的生成和电压电平分配在布局规划中同时执行。这导致布局规划公式不同于ASIC设计的常规布局规划。描述了物理感知电压岛分区的这种表述以及用于同时进行电压岛分区,电平分配和布局规划的方法,以及在面积,功率,时序和物理约束下执行的基于电压岛的设计的布局规划的定义和解决方案。电压岛的物理规划包括:a)根据电压和功耗值表征电池组; b)提供一组属于单个电压岛随机逻辑宏(RLM)的单元簇; c)为电压岛RLM分配电压,所有这些都在为设计生成可物理实现的平面图的范围内。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号