首页> 外国专利> A METHOD AND SYSTEM FOR CONCURRENT LOGICAL AND PHYSICAL CONSTRUCTION OF VOLTAGE ISLANDS FOR MIXED SUPPLY VOLTAGE DESIGNS

A METHOD AND SYSTEM FOR CONCURRENT LOGICAL AND PHYSICAL CONSTRUCTION OF VOLTAGE ISLANDS FOR MIXED SUPPLY VOLTAGE DESIGNS

机译:用于混合电源设计的电压岛并行逻辑和物理构造的方法和系统

摘要

Both logical and physical construction of voltage islands is disclosed. A semiconductor chip design is partitioned into "bins", which are areas of the design. In this way, a semiconductor chip design may be "sliced" into various areas and the areas may then be assigned to various voltage levels. Each bin may be thought of as a voltage island. Circuits in the design can be added to or removed from the various bins, thereby increasing or decreasing the speed and power of the circuits: the speed and power increase if a circuit is placed into a bin assigned a higher voltage, and the speed and power decrease if a circuit is placed into a bin having a lower voltage. The size and location of the bins may also be changed. By iterating these steps, the optimum power consumption may be met while still meeting speed constraints and other criteria. The present invention is applicable to any placement environment, such as an annealing placement tool, that proceeds through successive refinement of the locations of the circuits on the design and in which the placement process may be interrupted to make changes in placement of the logic.
机译:公开了电压岛的逻辑和物理构造。半导体芯片设计被分成“箱”,这是设计的区域。以这种方式,可以将半导体芯片设计“切片”成各个区域,然后可以将该区域分配给各种电压电平。每个仓可被认为是一个电压岛。可以将设计中的电路添加到各个仓中或从中删除,从而增加或降低电路的速度和功率:如果将电路放入分配了较高电压的仓中,则速度和功率会增加,而速度和功率会增加如果将电路放入电压较低的箱中,则减小。垃圾箱的大小和位置也可以更改。通过重复这些步骤,可以在满足速度限制和其他标准的同时满足最佳功耗。本发明适用于任何布置环境,例如退火布置工具,其通过对设计上的电路的位置进行连续细化而进行,并且在该布置环境中可以中断布置过程以改变逻辑布置。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号