...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Read-Disturb-Free, Differential Sensing 1R/1W Port, 8T Bitcell Array
【24h】

A Read-Disturb-Free, Differential Sensing 1R/1W Port, 8T Bitcell Array

机译:无读干扰,差分传感1R / 1W端口,8T位单元阵列

获取原文
获取原文并翻译 | 示例

摘要

We propose a read-disturb-free, 1-read/1-write port, 8-transistor (8T) bitcell utilizing differential sensing. The conflicting design requirement of read versus write operation in a conventional 6T SRAM bitcell is eliminated using separate read/write access transistors. A distributed read-access transistor shared across the bitcells of every row enables read-disturb-free differential sensing operation with eight transistors per bitcell. Write-access transistors are upsized to form a diffusion-notch-free layout which would result in improved manufacturability. 1R/1W port nature of the proposed 8T bitcell makes it an attractive choice for the high speed, dense register file (RF) designs. Bitcell failure measurements on 20 test-chips fabricated in 90-nm CMOS technology demonstrate that the proposed differential 8T bitcell shows 220 mV lower read-${V}_{min}$, 40 mV lower hold-${V}_{min}$ , 25 mV higher weak-write voltage compared to the iso-area 6T bitcell at iso-performance. At 600 mV, the proposed 8T bitcell array operates up to 67.2 MHz.
机译:我们提出了一种利用差分感应的无读干扰,1读/ 1写端口,8晶体管(8T)位单元。使用独立的读/写访问晶体管,可以消除传统6T SRAM位单元中读写操作冲突的设计要求。每行位元之间共享的分布式读访问晶体管可实现无读干扰的差分传感操作,每个位元有八个晶体管。增大写访问晶体管的尺寸以形成无扩散缺口的布局,这将导致可制造性的提高。拟议的8T比特单元的1R / 1W端口特性使其成为高速密集寄存器文件(RF)设计的诱人选择。在采用90纳米CMOS技术制造的20个测试芯片上进行的位单元故障测量表明,所建议的差分8T位单元显示的读值($ {V} _ {min} $)低了220 mV,保持值($ {V} _ {min)低了40 mV。 } $,在等性能下,与等面积6T位单元相比,弱写入电压高25 mV。拟议的8T位单元阵列在600 mV时的工作频率高达67.2 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号