首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Novel Write-Enhanced and Highly Reliable RHPD-12T SRAM Cells for Space Applications
【24h】

Novel Write-Enhanced and Highly Reliable RHPD-12T SRAM Cells for Space Applications

机译:面向空间应用的新型增强写入和高度可靠的RHPD-12T SRAM单元

获取原文
获取原文并翻译 | 示例

摘要

In this brief, we proposed, based on the polarity upset mechanism of single-event transient voltage of n-channel metal-oxide-semiconductor (nMOS) transistors, a novel radiation hardened by polar design (RHPD) 12T SRAM cell to enhance the reliability and operation speed for space applications. Simulation results in Semiconductor Manufacturing International Corporation (SMIC) 65-nm CMOS commercial standard process show that the proposed RHPD-12T cell can tolerate all single-node upsets. Meanwhile, compared with We-QUATRO, QUATRO, and dual interlocked storage cell (DICE), the write speed of the proposed cell can be reduced by similar to 41.8 and similar to 35.3%, and the static power consumption is reduced by similar to 41.6 and similar to 46.3%, respectively. Monte Carlo (MC) simulation has proved that under high frequency and low supply (0.6 V) voltage, RHPD-12T has the minimum write failure probability compared with five other SRAM cells.
机译:在本简介中,我们基于n沟道金属氧化物半导体(nMOS)晶体管的单事件瞬态电压的极性翻转机制,提出了一种通过极性设计(RHPD)12T SRAM单元硬化的新型辐射,以提高可靠性和太空应用的运行速度。半导体制造国际公司(SMIC)65纳米CMOS商业标准工艺的仿真结果表明,所建议的RHPD-12T单元可以承受所有单节点故障。同时,与We-QUATRO,QUATRO和双互锁存储单元(DICE)相比,该单元的写入速度可以降低约41.8,降低约35.3%,静态功耗可降低约41.6。分别接近46.3%。蒙特卡罗(MC)仿真已经证明,在高频和低电源(0.6 V)电压下,与其他五个SRAM单元相比,RHPD-12T具有最小的写入失败概率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号