首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Quadruple Cross-Coupled Latch-Based 10T and 12T SRAM Bit-Cell Designs for Highly Reliable Terrestrial Applications
【24h】

Quadruple Cross-Coupled Latch-Based 10T and 12T SRAM Bit-Cell Designs for Highly Reliable Terrestrial Applications

机译:基于四路交叉耦合,基于锁存器的10T和12T SRAM位单元设计,用于高度可靠的地面应用

获取原文
获取原文并翻译 | 示例

摘要

In this paper, quadruple cross-coupled storage cells (QUCCE) 10T and 12T are proposed in 130 nm CMOS technology. The QUCCE lOT and 12T are about 2x and 3.4x the minimum critical charge of the conventional 6T, respectively. Compared with most of the considered state-of-the-art SRAM cells, both QUCCE lOT and 12T have comparable or better soft error tolerance, time performance, read static noise margins, and hold static noise margins, and besides, QUCCE WI' also has similar or lower costs in terms of area and leakage power. The QUCCE 10T is designed for high-density SRAMs at the nominal supply voltage. Furthermore, the QUCCE 12T saves more than 50% the read access time compared with most of the referential cells including the 6T, making it suitable for high speed SRAM designs, and it also has the best read margin, except for the traditional 8T, in terms of mu/sigma ratio in the near threshold voltage region among all the other considered cells which nearly have no write failure in that region. Hence, the QUCCE 12T is a promising candidate for future highly reliable terrestrial low-voltage applications.
机译:在本文中,在130 nm CMOS技术中提出了四重交叉耦合存储单元(QUCCE)10T和12T。 QUCCE IOT和12T分别约为常规6T最小临界电荷的2倍和3.4倍。与大多数公认的最新SRAM单元相比,QUCCE lOT和12T均具有相当或更好的软错误容限,时间性能,读取静态噪声容限并保持静态噪声容限,此外,QUCCE WI'还具有在面积和泄漏功率方面具有相似或更低的成本。 QUCCE 10T设计用于标称电源电压下的高密度SRAM。此外,与包括6T在内的大多数参考单元相比,QUCCE 12T节省了超过50%的读取访问时间,使其适用于高速SRAM设计,并且除传统的8T外,它还具有最佳的读取余量。在所有其他考虑的单元中,在接近阈值电压区域中的mu / sigma比的术语在该区域中几乎没有写故障。因此,QUCCE 12T是未来高度可靠的地面低压应用的有希望的候选者。

著录项

  • 来源
  • 作者单位

    Chinese Acad Sci, State Key Lab Funct Mat Informat, Shanghai Inst Microsyst & Informat Technol, Shanghai 200050, Peoples R China|Univ Chinese Acad Sci, Beijing 100049, Peoples R China|Shanghai Huahong Grace Semicond Mfg Corp, Shanghai 201203, Peoples R China;

    Huawei Technol Co Ltd, Shanghai 201206, Peoples R China;

    Chinese Acad Sci, State Key Lab Funct Mat Informat, Shanghai Inst Microsyst & Informat Technol, Shanghai 200050, Peoples R China|Univ Chinese Acad Sci, Beijing 100049, Peoples R China|Shanghai Huahong Grace Semicond Mfg Corp, Shanghai 201203, Peoples R China;

    Shanghai Huahong Grace Semicond Mfg Corp, Shanghai 201203, Peoples R China;

    Chinese Acad Sci, State Key Lab Funct Mat Informat, Shanghai Inst Microsyst & Informat Technol, Shanghai 200050, Peoples R China;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Soft error; single event upset (SEU); SRAM bit-cell design; reliable terrestrial applications; low-voltage SRAM design;

    机译:软错误;单事件翻转(SEU);SRAM位单元设计;可靠的地面应用;低压SRAM设计;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号