首页> 外文期刊>Microelectronics & Reliability >A highly stable reliable SRAM cell design for low power applications
【24h】

A highly stable reliable SRAM cell design for low power applications

机译:针对低功耗应用的高度稳定可靠的SRAM单元设计

获取原文
获取原文并翻译 | 示例

摘要

The growth in demand for power-efficient neural network accelerators has generated an intense demand for low power static random access memory (SRAM). In this context, a power-efficient transmission gate based 9-Transistor (TG9T) SRAM bitcell has been proposed in this work. In order to assess the relative performance of the proposed design in terms of major design metrics, it has been juxtaposed with contemporaneous designs such as the feedback-cutting 7T, fully differential 8T (FD8T) and single-ended disturb free 9T (SEDF9T) bitcells, while the reliability of such SRAM designs when subjected to process variations has also been analyzed. In terms of read stability (RSNM), the TG9T shows 2.87 x /3.36 x higher RSNM and 2.90 x /2.67 x narrower spread in RSNM, respectively, as compared to 7T/FD8T. In addition, it also exhibits 1.4 x /6.55 x higher write ability (WSNM) and 1.01 x /5.05 x /1.06 x narrower spread in WSNM when compared with FD8T/SEDF9T and FD8T/SEDF9T/7T respectively. Moreover, a 1.15 x /1.06 x narrower spread in read delay (T-RA) and 1.54 x /1.38 x narrower spread in read current (I-READ) are also exhibited by the proposed design in comparison with 7T/FD8T. The reliable nature of TG9T is indicated by the narrower spread in read stability, write ability, read delay and read current. Furthermore, in comparison with 7T/FD8T, TG9T consumes 2.92 x /1.04 x lower hold power. Additionally, the proposed cell shows 10.80 x /17.81 x lower write power consumption and 1.43 x /18.37 x lower read power consumption when compared to that of SEDF9T/FD8T and 7T/FD8T respectively. Amongst all SRAM bitcells used for comparison, the proposed bitcell yields the lowest V-DD,V-min. The TG9T cell achieves all the aforementioned improvements at the cost of 1.22 x /1.34 x longer T-WA and 1.93 x /1.93 x longer T-RA, when compared with 7T/SEDF9T and 7T/FD8T, respectively, at a supply voltage of 0.7 V.
机译:对节电型神经网络加速器的需求的增长已经产生了对低功耗静态随机存取存储器(SRAM)的强烈需求。在这种情况下,已在这项工作中提出了一种基于省电传输门的9晶体管(TG9T)SRAM位单元。为了根据主要设计指标评估拟议设计的相对性能,已将其与同期设计并置,例如反馈削减7T,全差分8T(FD8T)和单端无干扰9T(SEDF9T)位单元,同时还分析了这种SRAM设计在经受工艺变化时的可靠性。就读稳定性(RSNM)而言,与7T / FD8T相比,TG9T在RSNM中的散布分别高出2.87 x /3.36 x高和2.90 x /2.67 x窄。此外,与FD8T / SEDF9T和FD8T / SEDF9T / 7T相比,它在WSNM中的扩展写入能力(WSNM)高1.4倍/6.55倍,而在WSNM中的传播能力更窄1.01倍/5.05倍/1.06倍。此外,与7T / FD8T相比,所提出的设计还显示了1.15 x /1.06 x的较窄扩展读取延迟(T-RA)和1.54 x /1.38 x的较窄扩展读取电流(I-READ)。 TG9T的可靠特性由读取稳定性,写入能力,读取延迟和读取电流的较窄范围表示。此外,与7T / FD8T相比,TG9T消耗2.92 x /1.04 x更低的保持功率。此外,与SEDF9T / FD8T和7T / FD8T相比,拟议的单元分别显示出低10.80 x /17.81 x的写入功耗和1.43 x /18.37 x的读取功耗。在用于比较的所有SRAM位单元中,建议的位单元产生最低的V-DD,V-min。与分别在7T / SEDF9T和7T / FD8T供电电压分别为7T / SEDF9T和7T / FD8T相比时,TG9T电池实现了上述所有改进,其成本分别是T-WA长1.22 x /1.34 x和T-RA长1.93 x /1.93 x 0.7伏

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号