首页> 外文期刊>IEEE transactions on device and materials reliability >Transistor Performance Impact Due to Die–Package Mechanical Stress
【24h】

Transistor Performance Impact Due to Die–Package Mechanical Stress

机译:芯片封装机械应力对晶体管性能的影响

获取原文
获取原文并翻译 | 示例

摘要

Shifts in transistor performance due to mechanical stress resulting from interaction of die, packaging, test socketing, and board mount are discussed. Mechanical-stress-induced transistor drive current shifts are measured indirectly using ring oscillator frequencies. P and N effects are extracted independently using appropriately weighted oscillators, and P/N shifts in opposite directions agree with numerical models, which also predict significant differences between stress states associated with packaged-die test and the final usage configuration. The shifts show systematic variation across the die, raising concerns for predictable circuit performance. An example is SRAM caches, where die–package interactions may degrade VCCmin. The results highlight the need to fully characterize these stress effects in both the test and final usage configurations. These shifts, while significant, can be managed through a combination of package technology, circuit techniques, process optimization, and strategic product floor planning.
机译:讨论了由于管芯,封装,测试插座和电路板安装相互作用而产生的机械应力导致的晶体管性能变化。机械应力引起的晶体管驱动电流偏移是使用环形振荡器频率间接测量的。使用适当的加权振荡器独立提取P和N效应,并且在相反方向上的P / N偏移与数值模型一致,该数值模型还预测了与封装测试和最终使用配置相关的应力状态之间的显着差异。这些变化表明整个芯片的系统差异,引起了对可预测电路性能的关注。一个示例是SRAM高速缓存,其中管芯与封装之间的相互作用可能会降低VCCmin。结果强调了在测试和最终使用配置中都必须充分表征这些压力影响的必要性。这些变化虽然很大,但可以通过封装技术,电路技术,工艺优化和战略性产品布局规划的组合进行管理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号