首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Conditionally robust two-pattern tests and CMOS design for testability
【24h】

Conditionally robust two-pattern tests and CMOS design for testability

机译:有条件的稳健两模式测试和CMOS设计可测性

获取原文
获取原文并翻译 | 示例

摘要

The concept of a conditionally robust two-pattern test for testing stuck-open transistor faults in CMOS gates is introduced. Such a test is conditionally hazard-free; i.e. the transition will not produce a hazardous output provided a (partial) order is imposed on the time instants at which the components of the input pattern undergo transition. Two sources of the existence of such a partial order are identified: (1) when a set of transistors is controlled by the same logic signal, the symbolic layout (routing) information provides the knowledge of such a partial order; and (2) multipattern tests, which may be necessary to test embedded CMOS gates, can be looked upon as two-pattern tests with an imposed partial order. Algorithms are given to determine whether a two-pattern test is conditionally hazard-free under a given partial order and to compute minimal cardinality partial orders that, when imposed on a transition, make it conditionally hazard-free.
机译:引入了条件健壮的两模式测试概念,用于测试CMOS栅极中的开路晶体管故障。这样的测试是有条件的无危险的;也就是说,如果对输入模式的各组成部分进行过渡的瞬间施加(部分)命令,则过渡不会产生危险的输出。确定存在这种部分顺序的两个原因:(1)当一组晶体管由相同的逻辑信号控制时,符号布局(路由)信息提供了这种部分顺序的知识; (2)测试嵌入式CMOS门所必需的多图形测试可以看作是具有部分顺序强制性的两图形测试。给出了确定两个模式的测试在给定的部分顺序下是否有条件地无危险的算法,并计算了最小基数部分顺序,该最小基数的部分顺序在进行过渡时使其有条件地无危险。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号