...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Secure Scan: A Design-for-Test Architecture for Crypto Chips
【24h】

Secure Scan: A Design-for-Test Architecture for Crypto Chips

机译:安全扫描:加密芯片的测试设计架构

获取原文
获取原文并翻译 | 示例
           

摘要

Scan-based design for test (DFT) is a powerful testing scheme, but it can be used to retrieve the secrets stored in a crypto chip, thus compromising its security. On one hand, sacrificing the security for testability by using a traditional scan-based DFT restricts its use in privacy sensitive applications. On the other hand, sacrificing the testability for security by abandoning the scan-based DFT hurts the product quality. The security of a crypto chip comes from the small secret key stored in a few registers, and the testability of a crypto chip comes from the data path and control path implementing the crypto algorithm. Based on this key observation, the authors propose a novel scan DFT architecture called secure scan that maintains the high test quality of traditional scan DFT without compromising the security. They used a hardware implementation of the advanced encryption standard to show that the traditional scan DFT scheme can compromise the secret key. They then showed that by using secure-scan DFT, neither the secret key nor the testability of the AES implementation is compromised.
机译:基于扫描的测试设计(DFT)是一种强大的测试方案,但可用于检索存储在加密芯片中的机密信息,从而损害其安全性。一方面,通过使用传统的基于扫描的DFT牺牲可测试性的安全性,限制了它在对隐私敏感的应用程序中的使用。另一方面,通过放弃基于扫描的DFT牺牲安全性的可测试性会损害产品质量。加密芯片的安全性来自存储在几个寄存器中的小密钥,而加密芯片的可测试性来自实现加密算法的数据路径和控制路径。基于这一关键观察,作者提出了一种新颖的扫描DFT体系结构,称为安全扫描,该体系结构可在不损害安全性的情况下保持传统扫描DFT的高测试质量。他们使用了高级加密标准的硬件实现,以表明传统的扫描DFT方案可以破坏密钥。然后,他们表明,通过使用安全扫描DFT,不会影响AES实现的秘密密钥和可测试性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号