首页> 外文期刊>IEEE Transactions on Electron Devices >Fully depleted CMOS/SOI device design guidelines for low-power applications
【24h】

Fully depleted CMOS/SOI device design guidelines for low-power applications

机译:针对低功耗应用的完全耗尽的CMOS / SOI器件设计指南

获取原文
获取原文并翻译 | 示例

摘要

We report the fully depleted (FD) CMOS/SOI device design guidelines for low-power applications. Optimal technology, device and circuit parameters are derived and compared with bulk CMOS based design. The differences and similarities are summarized. Device design guidelines using devices with L=0.1 /spl mu/m for FDSOI low-power applications are presented using an empirical drain saturation current model fitted to experimental data. The model is verified in the deep-submicron regime by two-dimensional (2-D) simulation. For L=0.1 /spl mu/m FDSOI low-power technology, optimum speed and lower-power occurs at V/sub dd/=3V/sub th/ and V/sub dd/=1.5 V/sub th/, respectively. Optimum buried oxide thickness is found to be between 300 and 400 nm for low-power applications. Optimum transistor sizing is when the driver device capacitance is 0.3 times the total load capacitance. Similarly optimum gate oxide thickness is when the driver device gate capacitance is 0.2-0.6 times the total load capacitance for performance and 0.1-0.2 for low-power, respectively. Finally optimum stage ratio for driving large loads is around 2-4 for both high-performance and low-power.
机译:我们报告了针对低功耗应用的完全耗尽(FD)CMOS / SOI器件设计指南。得出最佳技术,器件和电路参数,并将其与基于体CMOS的设计进行比较。总结了异同。使用适合实验数据的经验性漏极饱和电流模型,提出了针对FDSOI低功耗应用使用L = 0.1 / splμm/ m的器件的器件设计指南。通过二维(2-D)模拟在深亚微米范围内验证了该模型。对于L = 0.1 / spl mu / m FDSOI低功耗技术,最佳速度和更低功耗分别出现在V / sub dd / = 3V / sub th /和V / sub dd / = 1.5 V / sub th /的情况下。对于低功率应用,发现最佳的掩埋氧化物厚度在300至400 nm之间。最佳的晶体管尺寸是驱动器电容为总负载电容的0.3倍时。类似地,最佳的栅极氧化物厚度是驱动器栅极的电容分别为性能的总负载电容的0.2-0.6倍和低功率的总电容的0.1-0.2时。最后,对于高性能和低功率而言,用于驱动大负载的最佳级数比约为2-4。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号