...
首页> 外文期刊>IEEE Transactions on Nuclear Science >Hardness-by-design approach for 0.15 /spl mu/m fully depleted CMOS/SOI digital logic devices with enhanced SEU/SET immunity
【24h】

Hardness-by-design approach for 0.15 /spl mu/m fully depleted CMOS/SOI digital logic devices with enhanced SEU/SET immunity

机译:设计硬度方法适用于0.15 / spl mu / m的全耗尽CMOS / SOI数字逻辑器件,具有增强的SEU / SET抗扰性

获取原文
获取原文并翻译 | 示例
           

摘要

We designed logic cells hardened for single-event upsets/single-event transients (SEUs/SETs) using hardness-by-design (HBD) methodology on OKI's 0.15 /spl mu/m fully depleted complementary metal-oxide-semiconductor/silicon-on-insulator (CMOS/SOI) commercial process and evaluated the sample devices. Our previous work demonstrates that SET-free inverters can be successfully applied as SEU-immune latches. In this paper, the native latches are redesigned using SET-free inverters not only for the inverter loop but also for several types of clock gates (L-SETfree-LoopCK, L-SETfree-LoopCK-SmallArea, and L-SETfree-LoopCK-AddTr.). In addition, the native combinational logic cells are redesigned using SET-free inverters as SET-free NAND and SET-free NOR . Excellent SEU/SET hardness of the HBD latches were achieved up to LET of 64 MeV/(mg/cm/sup 2/).
机译:我们在OKI的0.15 / spl mu / m完全耗尽的互补金属氧化物半导体/硅上使用设计硬度(HBD)方法设计了针对单事件翻转/单事件瞬态(SEUs / SET)硬化的逻辑单元绝缘子(CMOS / SOI)商业化过程并评估了示例设备。我们以前的工作表明,无SET逆变器可以成功用作抗SEU锁存器。在本文中,不使用SET的逆变器不仅针对逆变器环路,还针对几种类型的时钟门(L-SETfree-LoopCK,L-SETfree-LoopCK-SmallArea和L-SETfree-LoopCK- AddTr。)。另外,使用无SET的反相器将本机组合逻辑单元重新设计为无SET NAND和无SET NOR。 HBD闩锁的极好的SEU / SET硬度达到LET的64 MeV /(mg / cm / sup 2 /)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号